diff --git a/docs/01_cva6_user/AXI_Interface.rst b/docs/01_cva6_user/AXI_Interface.rst index 35af726c6..09c8f51a3 100644 --- a/docs/01_cva6_user/AXI_Interface.rst +++ b/docs/01_cva6_user/AXI_Interface.rst @@ -95,7 +95,7 @@ Table 2.1 shows the global AXI memory interface signals. - Clock source - | Global clock signal. Synchronous signals are sampled on the | rising edge of the global clock. - * - **WDATA** + * - **ARESETn** - Reset source - | Global reset signal. This signal is active-LOW.