Update bender.yml to match new project structure (#759)

* Update source file paths to match new project structure

* Add missing src files

* Add missing sync.sv module
This commit is contained in:
Andreas Kuster 2021-10-12 22:27:29 +02:00 committed by GitHub
parent 010eed815b
commit 1ef87e82d4
No known key found for this signature in database
GPG key ID: 4AEE18F83AFDEB23

View file

@ -3,249 +3,257 @@ package:
authors:
- "Florian Zaruba <zarubaf@iis.ee.ethz.ch>"
- "Michael Schaffner <schaffner@iis.ee.ethz.ch>"
- "Andreas Kuster <kustera@ethz.ch>"
# WT_DCACHE
export_include_dirs:
- src/common_cells/include/
- common/submodules/common_cells/include/
sources:
- defines:
WT_DCACHE: 1
files:
# Packages
- include/riscv_pkg.sv
- src/riscv-dbg/src/dm_pkg.sv
- include/ariane_pkg.sv
- include/std_cache_pkg.sv
- include/wt_cache_pkg.sv
- src/axi/src/axi_pkg.sv
- src/register_interface/src/reg_intf.sv
- src/register_interface/src/reg_intf_pkg.sv
- include/axi_intf.sv
- include/ariane_axi_pkg.sv
- src/fpu/src/fpnew_pkg.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/defs_div_sqrt_mvp.sv
# - core/include/cv32a6_imac_sv0_config_pkg.sv # new? (required for cva6_config_pkg)
- core/include/cv64a6_imacfd_sv39_config_pkg.sv # new? (required for cva6_config_pkg)
- core/include/riscv_pkg.sv
- corev_apu/riscv-dbg/src/dm_pkg.sv
- core/include/ariane_pkg.sv
- core/include/std_cache_pkg.sv
- core/include/wt_cache_pkg.sv
- corev_apu/axi/src/axi_pkg.sv
- corev_apu/register_interface/src/reg_intf.sv
- corev_apu/register_interface/src/reg_intf_pkg.sv
- core/include/axi_intf.sv
- corev_apu/tb/ariane_soc_pkg.sv # new?
- corev_apu/tb/ariane_axi_soc_pkg.sv # new?
- core/include/ariane_axi_pkg.sv
- core/fpu/src/fpnew_pkg.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/defs_div_sqrt_mvp.sv
# Stand-alone source files
- src/ariane.sv
- src/serdiv.sv
- src/ariane_regfile_ff.sv
- src/amo_buffer.sv
- src/id_stage.sv
- src/branch_unit.sv
- src/instr_realign.sv
- src/load_store_unit.sv
- src/controller.sv
- src/issue_stage.sv
- src/re_name.sv
- src/csr_buffer.sv
- src/tlb.sv
- src/decoder.sv
- src/scoreboard.sv
- src/perf_counters.sv
- src/store_unit.sv
- src/axi_adapter.sv
- src/fpu_wrap.sv
- src/csr_regfile.sv
- src/commit_stage.sv
- src/alu.sv
- src/multiplier.sv
- src/store_buffer.sv
- src/compressed_decoder.sv
- src/axi_shim.sv
- src/ex_stage.sv
- src/mmu_sv39/mmu.sv
- src/mmu_sv39/ptw.sv
- src/mmu_sv39/mult.sv
- src/mmu_sv32/cva6_mmu_sv32.sv
- src/mmu_sv32/cva6_ptw_sv32.sv
- src/mmu_sv32/cva6_mult_sv32.sv
- src/load_unit.sv
- src/issue_read_operands.sv
- src/pmp/src/pmp_entry.sv
- src/pmp/src/pmp.sv
- src/synopsys_sram.sv
- src/fpu/src/fpnew_fma.sv
- src/fpu/src/fpnew_opgroup_fmt_slice.sv
- src/fpu/src/fpnew_divsqrt_multi.sv
- src/fpu/src/fpnew_fma_multi.sv
- src/fpu/src/fpnew_opgroup_multifmt_slice.sv
- src/fpu/src/fpnew_classifier.sv
- src/fpu/src/fpnew_noncomp.sv
- src/fpu/src/fpnew_cast_multi.sv
- src/fpu/src/fpnew_opgroup_block.sv
- src/fpu/src/fpnew_rounding.sv
- src/fpu/src/fpnew_top.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/iteration_div_sqrt_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/nrbd_nrsc_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/div_sqrt_top_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/preprocess_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/control_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/norm_div_sqrt_mvp.sv
- src/fpu/src/fpu_div_sqrt_mvp/hdl/div_sqrt_mvp_wrapper.sv
- src/frontend/frontend.sv
- src/frontend/instr_scan.sv
- src/frontend/instr_queue.sv
- src/frontend/bht.sv
- src/frontend/btb.sv
- src/frontend/ras.sv
- src/cache_subsystem/tag_cmp.sv
- src/cache_subsystem/cache_ctrl.sv
- src/cache_subsystem/amo_alu.sv
- src/cache_subsystem/wt_axi_adapter.sv
- src/cache_subsystem/wt_dcache_ctrl.sv
- src/cache_subsystem/wt_cache_subsystem.sv
- src/cache_subsystem/wt_dcache_missunit.sv
- src/cache_subsystem/cva6_icache.sv
- src/cache_subsystem/wt_dcache_wbuffer.sv
- src/cache_subsystem/wt_l15_adapter.sv
- src/cache_subsystem/wt_dcache_mem.sv
- src/cache_subsystem/cva6_icache_axi_wrapper.sv
- src/cache_subsystem/std_cache_subsystem.sv
- src/cache_subsystem/wt_dcache.sv
- src/clint/axi_lite_interface.sv
- src/clint/clint.sv
- fpga/src/axi2apb/src/axi2apb_wrap.sv
- fpga/src/axi2apb/src/axi2apb.sv
- fpga/src/axi2apb/src/axi2apb_64_32.sv
- fpga/src/axi_slice/src/axi_w_buffer.sv
- fpga/src/axi_slice/src/axi_b_buffer.sv
- fpga/src/axi_slice/src/axi_slice_wrap.sv
- fpga/src/axi_slice/src/axi_slice.sv
- fpga/src/axi_slice/src/axi_single_slice.sv
- fpga/src/axi_slice/src/axi_ar_buffer.sv
- fpga/src/axi_slice/src/axi_r_buffer.sv
- fpga/src/axi_slice/src/axi_aw_buffer.sv
- fpga/src/apb_timer/apb_timer.sv
- fpga/src/apb_timer/timer.sv
- src/axi_node/src/axi_regs_top.sv
- src/axi_node/src/axi_BR_allocator.sv
- src/axi_node/src/axi_BW_allocator.sv
- src/axi_node/src/axi_address_decoder_BR.sv
- src/axi_node/src/axi_DW_allocator.sv
- src/axi_node/src/axi_address_decoder_BW.sv
- src/axi_node/src/axi_address_decoder_DW.sv
- src/axi_node/src/axi_node_arbiter.sv
- src/axi_node/src/axi_response_block.sv
- src/axi_node/src/axi_request_block.sv
- src/axi_node/src/axi_AR_allocator.sv
- src/axi_node/src/axi_AW_allocator.sv
- src/axi_node/src/axi_address_decoder_AR.sv
- src/axi_node/src/axi_address_decoder_AW.sv
- src/axi_node/src/apb_regs_top.sv
- src/axi_node/src/axi_node_intf_wrap.sv
- src/axi_node/src/axi_node.sv
- src/axi_node/src/axi_node_wrap_with_slices.sv
- src/axi_node/src/axi_multiplexer.sv
- src/axi_riscv_atomics/src/axi_riscv_amos.sv
- src/axi_riscv_atomics/src/axi_riscv_atomics.sv
- src/axi_riscv_atomics/src/axi_res_tbl.sv
- src/axi_riscv_atomics/src/axi_riscv_lrsc_wrap.sv
- src/axi_riscv_atomics/src/axi_riscv_amos_alu.sv
- src/axi_riscv_atomics/src/axi_riscv_lrsc.sv
- src/axi_riscv_atomics/src/axi_riscv_atomics_wrap.sv
- src/axi_mem_if/src/axi2mem.sv
- src/rv_plic/rtl/rv_plic_target.sv
- src/rv_plic/rtl/rv_plic_gateway.sv
- src/rv_plic/rtl/plic_regmap.sv
- src/rv_plic/rtl/plic_top.sv
- src/riscv-dbg/src/dmi_cdc.sv
- src/riscv-dbg/src/dmi_jtag.sv
- src/riscv-dbg/src/dmi_jtag_tap.sv
- src/riscv-dbg/src/dm_csrs.sv
- src/riscv-dbg/src/dm_mem.sv
- src/riscv-dbg/src/dm_sba.sv
- src/riscv-dbg/src/dm_top.sv
- src/riscv-dbg/debug_rom/debug_rom.sv
- src/register_interface/src/apb_to_reg.sv
- src/axi/src/axi_multicut.sv
- src/common_cells/src/deprecated/generic_fifo.sv
- src/common_cells/src/deprecated/pulp_sync.sv
- src/common_cells/src/deprecated/find_first_one.sv
- src/common_cells/src/rstgen_bypass.sv
- src/common_cells/src/rstgen.sv
- src/common_cells/src/stream_mux.sv
- src/common_cells/src/stream_demux.sv
- src/common_cells/src/stream_arbiter.sv
- src/common_cells/src/stream_arbiter_flushable.sv
- src/util/axi_master_connect.sv
- src/util/axi_slave_connect.sv
- src/util/axi_master_connect_rev.sv
- src/util/axi_slave_connect_rev.sv
- src/axi/src/axi_cut.sv
- src/axi/src/axi_join.sv
- src/axi/src/axi_delayer.sv
- src/axi/src/axi_to_axi_lite.sv
- src/fpga-support/rtl/SyncSpRamBeNx64.sv
- src/common_cells/src/popcount.sv
- src/common_cells/src/unread.sv
- src/common_cells/src/cdc_2phase.sv
- src/common_cells/src/spill_register.sv
- src/common_cells/src/edge_detect.sv
- src/common_cells/src/fifo_v3.sv
- src/common_cells/src/deprecated/fifo_v2.sv
- src/common_cells/src/deprecated/fifo_v1.sv
- src/common_cells/src/lzc.sv
- src/common_cells/src/rr_arb_tree.sv
- src/common_cells/src/deprecated/rrarbiter.sv
- src/common_cells/src/stream_delay.sv
- src/common_cells/src/lfsr.sv
- src/common_cells/src/lfsr_8bit.sv
- src/common_cells/src/lfsr_16bit.sv
- src/common_cells/src/counter.sv
- src/common_cells/src/shift_reg.sv
- src/common_cells/src/exp_backoff.sv
- src/tech_cells_generic/src/cluster_clock_inverter.sv
- src/tech_cells_generic/src/pulp_clock_mux2.sv
- core/ariane.sv
- core/serdiv.sv
- core/ariane_regfile_ff.sv
- core/amo_buffer.sv
- core/id_stage.sv
- core/branch_unit.sv
- core/instr_realign.sv
- core/load_store_unit.sv
- core/controller.sv
- core/issue_stage.sv
- core/re_name.sv
- core/csr_buffer.sv
- core/mmu_sv32/cva6_tlb_sv32.sv # added, 32bit ?
- core/mmu_sv39/tlb.sv # added, 64bit ?
- core/decoder.sv
- core/scoreboard.sv
- core/perf_counters.sv
- core/store_unit.sv
- core/axi_adapter.sv
- core/fpu_wrap.sv
- core/csr_regfile.sv
- core/commit_stage.sv
- core/alu.sv
- core/multiplier.sv
- core/store_buffer.sv
- core/compressed_decoder.sv
- core/axi_shim.sv
- core/ex_stage.sv
- core/mmu_sv39/mmu.sv
- core/mmu_sv39/ptw.sv
# - core/mmu_sv39/mult.sv deleted?
- core/mult.sv # above & cva6_mult_sv32.sv replaced with this?
- core/mmu_sv32/cva6_mmu_sv32.sv
- core/mmu_sv32/cva6_ptw_sv32.sv
# - core/mmu_sv32/cva6_mult_sv32.sv deleted?
- core/load_unit.sv
- core/issue_read_operands.sv
- core/pmp/src/pmp_entry.sv
- core/pmp/src/pmp.sv
# - src/synopsys_sram.sv deleted?
- core/fpu/src/fpnew_fma.sv
- core/fpu/src/fpnew_opgroup_fmt_slice.sv
- core/fpu/src/fpnew_divsqrt_multi.sv
- core/fpu/src/fpnew_fma_multi.sv
- core/fpu/src/fpnew_opgroup_multifmt_slice.sv
- core/fpu/src/fpnew_classifier.sv
- core/fpu/src/fpnew_noncomp.sv
- core/fpu/src/fpnew_cast_multi.sv
- core/fpu/src/fpnew_opgroup_block.sv
- core/fpu/src/fpnew_rounding.sv
- core/fpu/src/fpnew_top.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/iteration_div_sqrt_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/nrbd_nrsc_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/div_sqrt_top_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/preprocess_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/control_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/norm_div_sqrt_mvp.sv
- core/fpu/src/fpu_div_sqrt_mvp/hdl/div_sqrt_mvp_wrapper.sv
- core/frontend/frontend.sv
- core/frontend/instr_scan.sv
- core/frontend/instr_queue.sv
- core/frontend/bht.sv
- core/frontend/btb.sv
- core/frontend/ras.sv
- core/cache_subsystem/tag_cmp.sv
- core/cache_subsystem/cache_ctrl.sv
- core/cache_subsystem/amo_alu.sv
- core/cache_subsystem/wt_axi_adapter.sv
- core/cache_subsystem/wt_dcache_ctrl.sv
- core/cache_subsystem/wt_cache_subsystem.sv
- core/cache_subsystem/wt_dcache_missunit.sv
- core/cache_subsystem/cva6_icache.sv
- core/cache_subsystem/wt_dcache_wbuffer.sv
- core/cache_subsystem/wt_l15_adapter.sv
- core/cache_subsystem/wt_dcache_mem.sv
- core/cache_subsystem/cva6_icache_axi_wrapper.sv
- core/cache_subsystem/std_cache_subsystem.sv
- core/cache_subsystem/wt_dcache.sv
- corev_apu/clint/axi_lite_interface.sv
- corev_apu/clint/clint.sv
- corev_apu/fpga/src/axi2apb/src/axi2apb_wrap.sv
- corev_apu/fpga/src/axi2apb/src/axi2apb.sv
- corev_apu/fpga/src/axi2apb/src/axi2apb_64_32.sv
- corev_apu/fpga/src/axi_slice/src/axi_w_buffer.sv
- corev_apu/fpga/src/axi_slice/src/axi_b_buffer.sv
- corev_apu/fpga/src/axi_slice/src/axi_slice_wrap.sv
- corev_apu/fpga/src/axi_slice/src/axi_slice.sv
- corev_apu/fpga/src/axi_slice/src/axi_single_slice.sv
- corev_apu/fpga/src/axi_slice/src/axi_ar_buffer.sv
- corev_apu/fpga/src/axi_slice/src/axi_r_buffer.sv
- corev_apu/fpga/src/axi_slice/src/axi_aw_buffer.sv
- corev_apu/fpga/src/apb_timer/apb_timer.sv
- corev_apu/fpga/src/apb_timer/timer.sv
- corev_apu/axi_node/src/axi_regs_top.sv
- corev_apu/axi_node/src/axi_BR_allocator.sv
- corev_apu/axi_node/src/axi_BW_allocator.sv
- corev_apu/axi_node/src/axi_address_decoder_BR.sv
- corev_apu/axi_node/src/axi_DW_allocator.sv
- corev_apu/axi_node/src/axi_address_decoder_BW.sv
- corev_apu/axi_node/src/axi_address_decoder_DW.sv
- corev_apu/axi_node/src/axi_node_arbiter.sv
- corev_apu/axi_node/src/axi_response_block.sv
- corev_apu/axi_node/src/axi_request_block.sv
- corev_apu/axi_node/src/axi_AR_allocator.sv
- corev_apu/axi_node/src/axi_AW_allocator.sv
- corev_apu/axi_node/src/axi_address_decoder_AR.sv
- corev_apu/axi_node/src/axi_address_decoder_AW.sv
- corev_apu/axi_node/src/apb_regs_top.sv
- corev_apu/axi_node/src/axi_node_intf_wrap.sv
- corev_apu/axi_node/src/axi_node.sv
- corev_apu/axi_node/src/axi_node_wrap_with_slices.sv
- corev_apu/axi_node/src/axi_multiplexer.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_amos.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_atomics.sv
- corev_apu/src/axi_riscv_atomics/src/axi_res_tbl.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_lrsc_wrap.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_amos_alu.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_lrsc.sv
- corev_apu/src/axi_riscv_atomics/src/axi_riscv_atomics_wrap.sv
- corev_apu/axi_mem_if/src/axi2mem.sv
- corev_apu/rv_plic/rtl/rv_plic_target.sv
- corev_apu/rv_plic/rtl/rv_plic_gateway.sv
- corev_apu/rv_plic/rtl/plic_regmap.sv
- corev_apu/rv_plic/rtl/plic_top.sv
- corev_apu/riscv-dbg/src/dmi_cdc.sv
- corev_apu/riscv-dbg/src/dmi_jtag.sv
- corev_apu/riscv-dbg/src/dmi_jtag_tap.sv
- corev_apu/riscv-dbg/src/dm_csrs.sv
- corev_apu/riscv-dbg/src/dm_mem.sv
- corev_apu/riscv-dbg/src/dm_sba.sv
- corev_apu/riscv-dbg/src/dm_top.sv
- corev_apu/riscv-dbg/debug_rom/debug_rom.sv
- corev_apu/register_interface/src/apb_to_reg.sv
- corev_apu/axi/src/axi_multicut.sv
- common/submodules/common_cells/src/deprecated/generic_fifo.sv
- common/submodules/common_cells/src/deprecated/pulp_sync.sv
- common/submodules/common_cells/src/deprecated/find_first_one.sv
- common/submodules/common_cells/src/rstgen_bypass.sv
- common/submodules/common_cells/src/rstgen.sv
- common/submodules/common_cells/src/stream_mux.sv
- common/submodules/common_cells/src/stream_demux.sv
- common/submodules/common_cells/src/stream_arbiter.sv
- common/submodules/common_cells/src/stream_arbiter_flushable.sv
- common/local/util/axi_master_connect.sv
- common/local/util/axi_slave_connect.sv
- common/local/util/axi_master_connect_rev.sv
- common/local/util/axi_slave_connect_rev.sv
- corev_apu/axi/src/axi_cut.sv
- corev_apu/axi/src/axi_join.sv
- corev_apu/axi/src/axi_delayer.sv
- corev_apu/axi/src/axi_to_axi_lite.sv
- corev_apu/fpga-support/rtl/SyncSpRamBeNx64.sv
- common/submodules/common_cells/src/sync.sv # missing?
- common/submodules/common_cells/src/popcount.sv
- common/submodules/common_cells/src/unread.sv
- common/submodules/common_cells/src/cdc_2phase.sv
- common/submodules/common_cells/src/spill_register.sv
- common/submodules/common_cells/src/edge_detect.sv
- common/submodules/common_cells/src/fifo_v3.sv
- common/submodules/common_cells/src/deprecated/fifo_v2.sv
- common/submodules/common_cells/src/deprecated/fifo_v1.sv
- common/submodules/common_cells/src/lzc.sv
- common/submodules/common_cells/src/rr_arb_tree.sv
- common/submodules/common_cells/src/deprecated/rrarbiter.sv
- common/submodules/common_cells/src/stream_delay.sv
- common/submodules/common_cells/src/lfsr.sv
- common/submodules/common_cells/src/lfsr_8bit.sv
- common/submodules/common_cells/src/lfsr_16bit.sv
- common/submodules/common_cells/src/counter.sv
- common/submodules/common_cells/src/shift_reg.sv
- common/submodules/common_cells/src/exp_backoff.sv
- corev_apu/src/tech_cells_generic/src/cluster_clock_inverter.sv
- corev_apu/src/tech_cells_generic/src/pulp_clock_mux2.sv
- target: test
files:
- tb/ariane_soc_pkg.sv
- tb/ariane_axi_soc_pkg.sv
- tb/ariane_testharness.sv
- tb/ariane_peripherals.sv
- tb/common/uart.sv
- tb/common/SimDTM.sv
- tb/common/SimJTAG.sv
- bootrom/bootrom.sv
- tb/common/mock_uart.sv
- src/util/sram.sv
- corev_apu/tb/ariane_soc_pkg.sv
- corev_apu/tb/ariane_axi_soc_pkg.sv
- corev_apu/tb/ariane_testharness.sv
- corev_apu/tb/ariane_peripherals.sv
- corev_apu/tb/common/uart.sv
- corev_apu/tb/common/SimDTM.sv
- corev_apu/tb/common/SimJTAG.sv
- corev_apu/bootrom/bootrom.sv
- corev_apu/tb/common/mock_uart.sv
- common/local/util/sram.sv
- target: not(synthesis)
files:
- src/util/instruction_tracer.sv
- src/util/instruction_tracer_if.sv
- src/util/instruction_tracer_defines.svh
- src/util/instruction_trace_item.svh
- src/util/exception_trace_item.svh
- common/local/util/instr_tracer.sv # before: instruction_tracer.sv ?
- common/local/util/instr_tracer_if.sv # before: instruction_tracer_if.sv ?
# - common/local/util/instruction_tracer_defines.svh # removed?
- common/local/util/instr_trace_item.svh # before: instruction_trace_item.svh ?
- common/local/util/ex_trace_item.svh # before: exception_trace_item.svh ?
- target: all(fpga, xilinx)
files:
- fpga/src/ariane_peripherals_xilinx.sv
- fpga/src/ariane_xilinx.sv
- fpga/src/fan_ctrl.sv
- fpga/src/bootrom/bootrom.sv
- fpga/src/ariane-ethernet/ssio_ddr_in.sv
- fpga/src/ariane-ethernet/rgmii_soc.sv
- fpga/src/ariane-ethernet/axis_gmii_rx.sv
- fpga/src/ariane-ethernet/oddr.sv
- fpga/src/ariane-ethernet/axis_gmii_tx.sv
- fpga/src/ariane-ethernet/dualmem_widen8.sv
- fpga/src/ariane-ethernet/rgmii_phy_if.sv
- fpga/src/ariane-ethernet/dualmem_widen.sv
- fpga/src/ariane-ethernet/rgmii_lfsr.sv
- fpga/src/ariane-ethernet/rgmii_core.sv
- fpga/src/ariane-ethernet/eth_mac_1g.sv
- fpga/src/ariane-ethernet/eth_mac_1g_rgmii.sv
- fpga/src/ariane-ethernet/eth_mac_1g_rgmii_fifo.sv
- fpga/src/ariane-ethernet/iddr.sv
- fpga/src/ariane-ethernet/framing_top.sv
- fpga/src/apb_uart/src/apb_uart.vhd
- fpga/src/apb_uart/src/uart_transmitter.vhd
- fpga/src/apb_uart/src/uart_interrupt.vhd
- fpga/src/apb_uart/src/slib_mv_filter.vhd
- fpga/src/apb_uart/src/slib_input_filter.vhd
- fpga/src/apb_uart/src/slib_counter.vhd
- fpga/src/apb_uart/src/uart_receiver.vhd
- fpga/src/apb_uart/src/slib_input_sync.vhd
- fpga/src/apb_uart/src/slib_edge_detect.vhd
- fpga/src/apb_uart/src/slib_clock_div.vhd
- fpga/src/apb_uart/src/slib_fifo.vhd
- fpga/src/apb_uart/src/uart_baudgen.vhd
- corev_apu/fpga/src/ariane_peripherals_xilinx.sv
- corev_apu/fpga/src/ariane_xilinx.sv
- corev_apu/fpga/src/fan_ctrl.sv
- corev_apu/fpga/src/bootrom/bootrom.sv
- corev_apu/fpga/src/ariane-ethernet/ssio_ddr_in.sv
- corev_apu/fpga/src/ariane-ethernet/rgmii_soc.sv
- corev_apu/fpga/src/ariane-ethernet/axis_gmii_rx.sv
- corev_apu/fpga/src/ariane-ethernet/oddr.sv
- corev_apu/fpga/src/ariane-ethernet/axis_gmii_tx.sv
- corev_apu/fpga/src/ariane-ethernet/dualmem_widen8.sv
- corev_apu/fpga/src/ariane-ethernet/rgmii_phy_if.sv
- corev_apu/fpga/src/ariane-ethernet/dualmem_widen.sv
- corev_apu/fpga/src/ariane-ethernet/rgmii_lfsr.sv
- corev_apu/fpga/src/ariane-ethernet/rgmii_core.sv
- corev_apu/fpga/src/ariane-ethernet/eth_mac_1g.sv
- corev_apu/fpga/src/ariane-ethernet/eth_mac_1g_rgmii.sv
- corev_apu/fpga/src/ariane-ethernet/eth_mac_1g_rgmii_fifo.sv
- corev_apu/fpga/src/ariane-ethernet/iddr.sv
- corev_apu/fpga/src/ariane-ethernet/framing_top.sv
- corev_apu/fpga/src/apb_uart/src/apb_uart.vhd
- corev_apu/fpga/src/apb_uart/src/uart_transmitter.vhd
- corev_apu/fpga/src/apb_uart/src/uart_interrupt.vhd
- corev_apu/fpga/src/apb_uart/src/slib_mv_filter.vhd
- corev_apu/fpga/src/apb_uart/src/slib_input_filter.vhd
- corev_apu/fpga/src/apb_uart/src/slib_counter.vhd
- corev_apu/fpga/src/apb_uart/src/uart_receiver.vhd
- corev_apu/fpga/src/apb_uart/src/slib_input_sync.vhd
- corev_apu/fpga/src/apb_uart/src/slib_edge_detect.vhd
- corev_apu/fpga/src/apb_uart/src/slib_clock_div.vhd
- corev_apu/fpga/src/apb_uart/src/slib_fifo.vhd
- corev_apu/fpga/src/apb_uart/src/uart_baudgen.vhd