The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Find a file
2015-07-24 18:24:18 +02:00
include Fixed Verilator width warnings where appropriate 2015-07-23 01:59:45 +02:00
.gitignore Added vim swap file 2015-07-24 15:26:32 +02:00
alu.sv Updated all file headers 2015-07-24 15:26:12 +02:00
compressed_decoder.sv Four more compressed instructions 2015-07-24 18:24:18 +02:00
controller.sv Updated all file headers 2015-07-24 15:26:12 +02:00
cs_registers.sv Updated all file headers 2015-07-24 15:26:12 +02:00
debug_unit.sv Initial RiscV core commit; still in an early stage, but ALU instructions work 2015-04-01 11:11:07 +02:00
ex_stage.sv Updated all file headers 2015-07-24 15:26:12 +02:00
exc_controller.sv Updated all file headers 2015-07-24 15:26:12 +02:00
id_stage.sv Updated all file headers 2015-07-24 15:26:12 +02:00
if_stage.sv Updated all file headers 2015-07-24 15:26:12 +02:00
instr_core_interface.sv Updated all file headers 2015-07-24 15:26:12 +02:00
load_store_unit.sv Updated all file headers 2015-07-24 15:26:12 +02:00
mult.sv Updated all file headers 2015-07-24 15:26:12 +02:00
register_file.sv Updated all file headers 2015-07-24 15:26:12 +02:00
riscv_core.sv Updated all file headers 2015-07-24 15:26:12 +02:00
wb_stage.sv Updated all file headers 2015-07-24 15:26:12 +02:00