mirror of
https://github.com/lowRISC/ibex.git
synced 2025-04-24 22:07:43 -04:00
225 lines
6.2 KiB
Systemverilog
225 lines
6.2 KiB
Systemverilog
// Copyright lowRISC contributors.
|
|
// Licensed under the Apache License, Version 2.0, see LICENSE for details.
|
|
// SPDX-License-Identifier: Apache-2.0
|
|
|
|
`ifndef RV32B
|
|
`define RV32B ibex_pkg::RV32BNone
|
|
`endif
|
|
|
|
/**
|
|
* Top level module of the ibex RISC-V core with tracing enabled
|
|
*/
|
|
|
|
module ibex_core_tracing #(
|
|
parameter bit PMPEnable = 1'b0,
|
|
parameter int unsigned PMPGranularity = 0,
|
|
parameter int unsigned PMPNumRegions = 4,
|
|
parameter int unsigned MHPMCounterNum = 0,
|
|
parameter int unsigned MHPMCounterWidth = 40,
|
|
parameter bit RV32E = 1'b0,
|
|
parameter bit RV32M = 1'b1,
|
|
parameter ibex_pkg::rv32b_e RV32B = `RV32B,
|
|
parameter bit BranchTargetALU = 1'b0,
|
|
parameter bit WritebackStage = 1'b0,
|
|
parameter MultiplierImplementation = "fast",
|
|
parameter bit ICache = 1'b0,
|
|
parameter bit ICacheECC = 1'b0,
|
|
parameter bit DbgTriggerEn = 1'b0,
|
|
parameter bit SecureIbex = 1'b0,
|
|
parameter int unsigned DmHaltAddr = 32'h1A110800,
|
|
parameter int unsigned DmExceptionAddr = 32'h1A110808,
|
|
parameter bit PointerAuthentication = 1'b0
|
|
) (
|
|
// Clock and Reset
|
|
input logic clk_i,
|
|
input logic rst_ni,
|
|
|
|
input logic test_en_i, // enable all clock gates for testing
|
|
|
|
input logic [31:0] hart_id_i,
|
|
input logic [31:0] boot_addr_i,
|
|
|
|
// Instruction memory interface
|
|
output logic instr_req_o,
|
|
input logic instr_gnt_i,
|
|
input logic instr_rvalid_i,
|
|
output logic [31:0] instr_addr_o,
|
|
input logic [31:0] instr_rdata_i,
|
|
input logic instr_err_i,
|
|
|
|
// Data memory interface
|
|
output logic data_req_o,
|
|
input logic data_gnt_i,
|
|
input logic data_rvalid_i,
|
|
output logic data_we_o,
|
|
output logic [3:0] data_be_o,
|
|
output logic [31:0] data_addr_o,
|
|
output logic [31:0] data_wdata_o,
|
|
input logic [31:0] data_rdata_i,
|
|
input logic data_err_i,
|
|
|
|
// Interrupt inputs
|
|
input logic irq_software_i,
|
|
input logic irq_timer_i,
|
|
input logic irq_external_i,
|
|
input logic [14:0] irq_fast_i,
|
|
input logic irq_nm_i, // non-maskeable interrupt
|
|
|
|
// Debug Interface
|
|
input logic debug_req_i,
|
|
|
|
// CPU Control Signals
|
|
input logic fetch_enable_i,
|
|
output logic alert_minor_o,
|
|
output logic alert_major_o,
|
|
output logic core_sleep_o
|
|
|
|
);
|
|
|
|
import ibex_pkg::*;
|
|
|
|
// ibex_tracer relies on the signals from the RISC-V Formal Interface
|
|
`ifndef RVFI
|
|
$fatal("Fatal error: RVFI needs to be defined globally.");
|
|
`endif
|
|
|
|
logic rvfi_valid;
|
|
logic [63:0] rvfi_order;
|
|
logic [31:0] rvfi_insn;
|
|
logic rvfi_trap;
|
|
logic rvfi_halt;
|
|
logic rvfi_intr;
|
|
logic [ 1:0] rvfi_mode;
|
|
logic [ 1:0] rvfi_ixl;
|
|
logic [ 4:0] rvfi_rs1_addr;
|
|
logic [ 4:0] rvfi_rs2_addr;
|
|
logic [ 4:0] rvfi_rs3_addr;
|
|
logic [31:0] rvfi_rs1_rdata;
|
|
logic [31:0] rvfi_rs2_rdata;
|
|
logic [31:0] rvfi_rs3_rdata;
|
|
logic [ 4:0] rvfi_rd_addr;
|
|
logic [31:0] rvfi_rd_wdata;
|
|
logic [31:0] rvfi_pc_rdata;
|
|
logic [31:0] rvfi_pc_wdata;
|
|
logic [31:0] rvfi_mem_addr;
|
|
logic [ 3:0] rvfi_mem_rmask;
|
|
logic [ 3:0] rvfi_mem_wmask;
|
|
logic [31:0] rvfi_mem_rdata;
|
|
logic [31:0] rvfi_mem_wdata;
|
|
|
|
ibex_core #(
|
|
.PMPEnable ( PMPEnable ),
|
|
.PMPGranularity ( PMPGranularity ),
|
|
.PMPNumRegions ( PMPNumRegions ),
|
|
.MHPMCounterNum ( MHPMCounterNum ),
|
|
.MHPMCounterWidth ( MHPMCounterWidth ),
|
|
.RV32E ( RV32E ),
|
|
.RV32M ( RV32M ),
|
|
.RV32B ( RV32B ),
|
|
.BranchTargetALU ( BranchTargetALU ),
|
|
.MultiplierImplementation ( MultiplierImplementation ),
|
|
.ICache ( ICache ),
|
|
.ICacheECC ( ICacheECC ),
|
|
.DbgTriggerEn ( DbgTriggerEn ),
|
|
.WritebackStage ( WritebackStage ),
|
|
.SecureIbex ( SecureIbex ),
|
|
.DmHaltAddr ( DmHaltAddr ),
|
|
.DmExceptionAddr ( DmExceptionAddr ),
|
|
.PointerAuthentication ( PointerAuthentication )
|
|
) u_ibex_core (
|
|
.clk_i,
|
|
.rst_ni,
|
|
|
|
.test_en_i,
|
|
|
|
.hart_id_i,
|
|
.boot_addr_i,
|
|
|
|
.instr_req_o,
|
|
.instr_gnt_i,
|
|
.instr_rvalid_i,
|
|
.instr_addr_o,
|
|
.instr_rdata_i,
|
|
.instr_err_i,
|
|
|
|
.data_req_o,
|
|
.data_gnt_i,
|
|
.data_rvalid_i,
|
|
.data_we_o,
|
|
.data_be_o,
|
|
.data_addr_o,
|
|
.data_wdata_o,
|
|
.data_rdata_i,
|
|
.data_err_i,
|
|
|
|
.irq_software_i,
|
|
.irq_timer_i,
|
|
.irq_external_i,
|
|
.irq_fast_i,
|
|
.irq_nm_i,
|
|
|
|
.debug_req_i,
|
|
|
|
.rvfi_valid,
|
|
.rvfi_order,
|
|
.rvfi_insn,
|
|
.rvfi_trap,
|
|
.rvfi_halt,
|
|
.rvfi_intr,
|
|
.rvfi_mode,
|
|
.rvfi_ixl,
|
|
.rvfi_rs1_addr,
|
|
.rvfi_rs2_addr,
|
|
.rvfi_rs3_addr,
|
|
.rvfi_rs1_rdata,
|
|
.rvfi_rs2_rdata,
|
|
.rvfi_rs3_rdata,
|
|
.rvfi_rd_addr,
|
|
.rvfi_rd_wdata,
|
|
.rvfi_pc_rdata,
|
|
.rvfi_pc_wdata,
|
|
.rvfi_mem_addr,
|
|
.rvfi_mem_rmask,
|
|
.rvfi_mem_wmask,
|
|
.rvfi_mem_rdata,
|
|
.rvfi_mem_wdata,
|
|
|
|
.fetch_enable_i,
|
|
.alert_minor_o,
|
|
.alert_major_o,
|
|
.core_sleep_o
|
|
);
|
|
|
|
ibex_tracer
|
|
u_ibex_tracer (
|
|
.clk_i,
|
|
.rst_ni,
|
|
|
|
.hart_id_i,
|
|
|
|
.rvfi_valid,
|
|
.rvfi_order,
|
|
.rvfi_insn,
|
|
.rvfi_trap,
|
|
.rvfi_halt,
|
|
.rvfi_intr,
|
|
.rvfi_mode,
|
|
.rvfi_ixl,
|
|
.rvfi_rs1_addr,
|
|
.rvfi_rs2_addr,
|
|
.rvfi_rs3_addr,
|
|
.rvfi_rs1_rdata,
|
|
.rvfi_rs2_rdata,
|
|
.rvfi_rs3_rdata,
|
|
.rvfi_rd_addr,
|
|
.rvfi_rd_wdata,
|
|
.rvfi_pc_rdata,
|
|
.rvfi_pc_wdata,
|
|
.rvfi_mem_addr,
|
|
.rvfi_mem_rmask,
|
|
.rvfi_mem_wmask,
|
|
.rvfi_mem_rdata,
|
|
.rvfi_mem_wdata
|
|
);
|
|
|
|
endmodule
|