mirror of
https://github.com/vortexgpgpu/vortex.git
synced 2025-04-22 12:57:41 -04:00
237 lines
No EOL
6.9 KiB
Systemverilog
237 lines
No EOL
6.9 KiB
Systemverilog
`include "VX_define.vh"
|
|
|
|
module VX_execute #(
|
|
parameter CORE_ID = 0
|
|
) (
|
|
`SCOPE_IO_VX_execute
|
|
|
|
input wire clk,
|
|
input wire reset,
|
|
|
|
// Dcache interface
|
|
VX_dcache_req_if.master dcache_req_if,
|
|
VX_dcache_rsp_if.slave dcache_rsp_if,
|
|
|
|
// commit interface
|
|
VX_cmt_to_csr_if.slave cmt_to_csr_if,
|
|
|
|
// fetch interface
|
|
VX_fetch_to_csr_if.slave fetch_to_csr_if,
|
|
|
|
`ifdef PERF_ENABLE
|
|
VX_perf_memsys_if.slave perf_memsys_if,
|
|
VX_perf_pipeline_if.slave perf_pipeline_if,
|
|
`endif
|
|
|
|
// inputs
|
|
VX_alu_req_if.slave alu_req_if,
|
|
VX_lsu_req_if.slave lsu_req_if,
|
|
VX_csr_req_if.slave csr_req_if,
|
|
`ifdef EXT_F_ENABLE
|
|
VX_fpu_req_if.slave fpu_req_if,
|
|
`endif
|
|
VX_gpu_req_if.slave gpu_req_if,
|
|
|
|
// outputs
|
|
VX_branch_ctl_if.master branch_ctl_if,
|
|
VX_warp_ctl_if.master warp_ctl_if,
|
|
VX_commit_if.master alu_commit_if,
|
|
VX_commit_if.master ld_commit_if,
|
|
VX_commit_if.master st_commit_if,
|
|
VX_commit_if.master csr_commit_if,
|
|
`ifdef EXT_F_ENABLE
|
|
VX_commit_if.master fpu_commit_if,
|
|
`endif
|
|
VX_commit_if.master gpu_commit_if,
|
|
|
|
input wire busy
|
|
);
|
|
|
|
`ifdef EXT_TEX_ENABLE
|
|
|
|
VX_dcache_req_if #(
|
|
.NUM_REQS (`NUM_THREADS),
|
|
.WORD_SIZE (4),
|
|
.TAG_WIDTH (`LSU_TEX_DCACHE_TAG_BITS)
|
|
) lsu_dcache_req_if();
|
|
|
|
VX_dcache_rsp_if #(
|
|
.NUM_REQS (`NUM_THREADS),
|
|
.WORD_SIZE (4),
|
|
.TAG_WIDTH (`LSU_TEX_DCACHE_TAG_BITS)
|
|
) lsu_dcache_rsp_if();
|
|
|
|
VX_dcache_req_if #(
|
|
.NUM_REQS (`NUM_THREADS),
|
|
.WORD_SIZE (4),
|
|
.TAG_WIDTH (`LSU_TEX_DCACHE_TAG_BITS)
|
|
) tex_dcache_req_if();
|
|
|
|
VX_dcache_rsp_if #(
|
|
.NUM_REQS (`NUM_THREADS),
|
|
.WORD_SIZE (4),
|
|
.TAG_WIDTH (`LSU_TEX_DCACHE_TAG_BITS)
|
|
) tex_dcache_rsp_if();
|
|
|
|
VX_tex_csr_if tex_csr_if();
|
|
|
|
`ifdef PERF_ENABLE
|
|
VX_perf_tex_if perf_tex_if();
|
|
`endif
|
|
|
|
VX_cache_arb #(
|
|
.NUM_REQS (2),
|
|
.LANES (`NUM_THREADS),
|
|
.DATA_SIZE (4),
|
|
.TAG_IN_WIDTH (`LSU_TEX_DCACHE_TAG_BITS),
|
|
.TAG_SEL_IDX (`NC_TAG_BIT + `SM_ENABLE)
|
|
) tex_lsu_arb (
|
|
.clk (clk),
|
|
.reset (reset),
|
|
|
|
// Tex/LSU request
|
|
.req_valid_in ({tex_dcache_req_if.valid, lsu_dcache_req_if.valid}),
|
|
.req_rw_in ({tex_dcache_req_if.rw, lsu_dcache_req_if.rw}),
|
|
.req_byteen_in ({tex_dcache_req_if.byteen, lsu_dcache_req_if.byteen}),
|
|
.req_addr_in ({tex_dcache_req_if.addr, lsu_dcache_req_if.addr}),
|
|
.req_data_in ({tex_dcache_req_if.data, lsu_dcache_req_if.data}),
|
|
.req_tag_in ({tex_dcache_req_if.tag, lsu_dcache_req_if.tag}),
|
|
.req_ready_in ({tex_dcache_req_if.ready, lsu_dcache_req_if.ready}),
|
|
|
|
// Dcache request
|
|
.req_valid_out (dcache_req_if.valid),
|
|
.req_rw_out (dcache_req_if.rw),
|
|
.req_byteen_out (dcache_req_if.byteen),
|
|
.req_addr_out (dcache_req_if.addr),
|
|
.req_data_out (dcache_req_if.data),
|
|
.req_tag_out (dcache_req_if.tag),
|
|
.req_ready_out (dcache_req_if.ready),
|
|
|
|
// Dcache response
|
|
.rsp_valid_in (dcache_rsp_if.valid),
|
|
.rsp_tmask_in (dcache_rsp_if.tmask),
|
|
.rsp_tag_in (dcache_rsp_if.tag),
|
|
.rsp_data_in (dcache_rsp_if.data),
|
|
.rsp_ready_in (dcache_rsp_if.ready),
|
|
|
|
// Tex/LSU response
|
|
.rsp_valid_out ({tex_dcache_rsp_if.valid, lsu_dcache_rsp_if.valid}),
|
|
.rsp_tmask_out ({tex_dcache_rsp_if.tmask, lsu_dcache_rsp_if.tmask}),
|
|
.rsp_data_out ({tex_dcache_rsp_if.data, lsu_dcache_rsp_if.data}),
|
|
.rsp_tag_out ({tex_dcache_rsp_if.tag, lsu_dcache_rsp_if.tag}),
|
|
.rsp_ready_out ({tex_dcache_rsp_if.ready, lsu_dcache_rsp_if.ready})
|
|
);
|
|
|
|
`endif
|
|
|
|
`ifdef EXT_F_ENABLE
|
|
wire [`NUM_WARPS-1:0] csr_pending;
|
|
wire [`NUM_WARPS-1:0] fpu_pending;
|
|
VX_fpu_to_csr_if fpu_to_csr_if();
|
|
`endif
|
|
|
|
`RESET_RELAY (alu_reset);
|
|
`RESET_RELAY (lsu_reset);
|
|
`RESET_RELAY (csr_reset);
|
|
`RESET_RELAY (gpu_reset);
|
|
|
|
VX_alu_unit #(
|
|
.CORE_ID(CORE_ID)
|
|
) alu_unit (
|
|
.clk (clk),
|
|
.reset (alu_reset),
|
|
.alu_req_if (alu_req_if),
|
|
.branch_ctl_if (branch_ctl_if),
|
|
.alu_commit_if (alu_commit_if)
|
|
);
|
|
|
|
VX_lsu_unit #(
|
|
.CORE_ID(CORE_ID)
|
|
) lsu_unit (
|
|
`SCOPE_BIND_VX_execute_lsu_unit
|
|
.clk (clk),
|
|
.reset (lsu_reset),
|
|
`ifdef EXT_TEX_ENABLE
|
|
.dcache_req_if (lsu_dcache_req_if),
|
|
.dcache_rsp_if (lsu_dcache_rsp_if),
|
|
`else
|
|
.dcache_req_if (dcache_req_if),
|
|
.dcache_rsp_if (dcache_rsp_if),
|
|
`endif
|
|
.lsu_req_if (lsu_req_if),
|
|
.ld_commit_if (ld_commit_if),
|
|
.st_commit_if (st_commit_if)
|
|
);
|
|
|
|
VX_csr_unit #(
|
|
.CORE_ID(CORE_ID)
|
|
) csr_unit (
|
|
.clk (clk),
|
|
.reset (csr_reset),
|
|
`ifdef PERF_ENABLE
|
|
`ifdef EXT_TEX_ENABLE
|
|
.perf_tex_if (perf_tex_if),
|
|
`endif
|
|
.perf_memsys_if (perf_memsys_if),
|
|
.perf_pipeline_if(perf_pipeline_if),
|
|
`endif
|
|
.cmt_to_csr_if (cmt_to_csr_if),
|
|
.fetch_to_csr_if(fetch_to_csr_if),
|
|
.csr_req_if (csr_req_if),
|
|
.csr_commit_if (csr_commit_if),
|
|
`ifdef EXT_F_ENABLE
|
|
.fpu_to_csr_if (fpu_to_csr_if),
|
|
.fpu_pending (fpu_pending),
|
|
.pending (csr_pending),
|
|
`else
|
|
`UNUSED_PIN (pending),
|
|
`endif
|
|
`ifdef EXT_TEX_ENABLE
|
|
.tex_csr_if (tex_csr_if),
|
|
`endif
|
|
.busy (busy)
|
|
);
|
|
|
|
`ifdef EXT_F_ENABLE
|
|
`RESET_RELAY (fpu_reset);
|
|
|
|
VX_fpu_unit #(
|
|
.CORE_ID(CORE_ID)
|
|
) fpu_unit (
|
|
.clk (clk),
|
|
.reset (fpu_reset),
|
|
.fpu_req_if (fpu_req_if),
|
|
.fpu_to_csr_if (fpu_to_csr_if),
|
|
.fpu_commit_if (fpu_commit_if),
|
|
.csr_pending (csr_pending),
|
|
.pending (fpu_pending)
|
|
);
|
|
`endif
|
|
|
|
VX_gpu_unit #(
|
|
.CORE_ID(CORE_ID)
|
|
) gpu_unit (
|
|
`SCOPE_BIND_VX_execute_gpu_unit
|
|
.clk (clk),
|
|
.reset (gpu_reset),
|
|
.gpu_req_if (gpu_req_if),
|
|
`ifdef EXT_TEX_ENABLE
|
|
`ifdef PERF_ENABLE
|
|
.perf_tex_if (perf_tex_if),
|
|
`endif
|
|
.tex_csr_if (tex_csr_if),
|
|
.dcache_req_if (tex_dcache_req_if),
|
|
.dcache_rsp_if (tex_dcache_rsp_if),
|
|
`endif
|
|
.warp_ctl_if (warp_ctl_if),
|
|
.gpu_commit_if (gpu_commit_if)
|
|
);
|
|
|
|
// special workaround to get RISC-V tests Pass/Fail status
|
|
wire ebreak /* verilator public */;
|
|
assign ebreak = alu_req_if.valid && alu_req_if.ready
|
|
&& `INST_ALU_IS_BR(alu_req_if.op_mod)
|
|
&& (`INST_BR_BITS'(alu_req_if.op_type) == `INST_BR_EBREAK
|
|
|| `INST_BR_BITS'(alu_req_if.op_type) == `INST_BR_ECALL);
|
|
|
|
endmodule |