mirror of
https://github.com/openhwgroup/cvw.git
synced 2025-04-22 12:57:23 -04:00
Formatting.
This commit is contained in:
parent
e380fd71ff
commit
ea96c2375f
1 changed files with 2 additions and 0 deletions
|
@ -7,6 +7,8 @@
|
|||
// Purpose: allows the IFU to make extra memory request if instruction address crosses
|
||||
// cache line boundaries or if instruction address without a cache crosses
|
||||
// XLEN/8 boundary.
|
||||
//
|
||||
// Documentation: RISC-V System on Chip Design Chapter 11 (Figure 11.5)
|
||||
//
|
||||
// A component of the CORE-V-WALLY configurable RISC-V project.
|
||||
//
|
||||
|
|
Loading…
Add table
Add a link
Reference in a new issue