Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.
Find a file
2024-09-23 22:39:06 +03:00
.github [ci] update private CI 2024-07-01 16:15:41 +00:00
ci [ci] Bump co-sim version 2024-07-03 15:31:44 +00:00
doc [doc] fix a typo. 2024-08-28 10:17:28 +00:00
dv Fix icache regression failure on VCS 2024-08-26 14:44:27 +00:00
examples LLVM toolchain from https://github.com/riscv-collab/riscv-gnu-toolchain/releases 2024-09-16 18:43:18 +03:00
formal [formal] Remove build infrastructure for instruction cache assertions 2022-10-04 13:59:39 +01:00
isolde NEW: instr encoding 2024-09-23 21:22:21 +03:00
lint [verilator] Waive MULTIDRIVEN warning in ibex_tracer.sv 2023-11-22 09:46:03 +00:00
rtl improved rtl/isolde_exec_block.sv 2024-09-23 22:39:06 +03:00
shared [bus] Return error if decode fails 2024-02-15 18:11:54 +00:00
syn [rtl] Protect core_busy_o with a multi-bit encoding 2022-10-25 12:52:01 +02:00
util Add missing copyright headers 2024-03-28 08:41:30 +00:00
vendor LLVM toolchain from https://github.com/riscv-collab/riscv-gnu-toolchain/releases 2024-09-16 18:43:18 +03:00
.clang-format Add lowRISC standard clang-format file 2019-09-11 12:00:49 +01:00
.gitignore added rtl/isolde_exec_block.sv 2024-09-22 22:40:04 +03:00
.readthedocs.yml [ci] Add missing dependency and fix RTD config 2023-05-10 12:40:05 +00:00
.svlint.toml Add .svlint.toml 2020-10-30 20:38:08 +00:00
__init__.py core_ibex dv build system refactor 2022-08-16 14:41:12 +01:00
azure-pipelines.yml [doc] Add documentation on Ibex configuration 2023-02-17 12:24:06 +00:00
check_tool_requirements.core Use vendored-in primitives from OpenTitan 2020-05-27 10:23:15 +01:00
CONTRIBUTING.md Fix vim setting suggestion 2019-06-19 14:39:41 +02:00
CREDITS.md [credits] Add names of recent contributors 2023-08-02 08:08:56 +00:00
eth.sh work in progress: llvm toolchain 2024-09-16 17:07:00 +03:00
ibex_configs.yaml updates in Makefile 2024-09-05 12:13:48 +03:00
ibex_core.core refactored rtl/isolde_register_file_ff.sv 2024-09-23 17:53:16 +03:00
ibex_icache.core [icache] Add RAM Primitives for scrambling 2022-01-19 14:59:43 +00:00
ibex_multdiv.core [formal] Add check for multdiv cycle consumption 2020-09-16 16:30:20 +01:00
ibex_pkg.core initial implementation of vle32.q extended ISOLDE instruction 2024-09-21 14:56:34 +03:00
ibex_top.core [rtl] Harden lockstep enable against FI 2024-01-23 09:14:45 +00:00
ibex_top_tracing.core Updating parameters for OpenTitan option 2022-04-28 15:14:42 +01:00
ibex_tracer.core Factor out ibex_pkg.sv into a separate core file 2020-03-27 10:44:09 +00:00
LICENSE Convert from Solderpad to standard Apache 2.0 license 2019-04-26 15:05:17 +01:00
Makefile In util, restrict mypy linting to sv2v_in_place.py 2020-09-17 15:51:40 +01:00
Makefile.tools Updates in Makefile.tools 2024-09-17 20:41:03 +03:00
NOTICE Add NOTICE file 2024-01-10 15:37:44 +00:00
python-requirements.txt Require Pydantic 2 or above 2024-03-01 11:19:07 +00:00
README.md Updates in Makefile.tools 2024-09-17 20:41:03 +03:00
SECURITY.md Add SECURITY.md 2024-07-16 14:05:47 +00:00
setup.sh ISOLDE initial setup 2024-09-01 19:26:46 +03:00
src_files.yml Update src_files.yml 2020-04-23 15:44:56 +02:00
tool_requirements.py Update verilator version 2024-01-19 17:04:40 +00:00

Ibex OpenTitan configuration Nightly Regression

ISOLDE

First time:

. ./setup.sh 
  • install toolchain
make -f Makefile.tools

otherwise:

. ./eth.sh 

see also isolde/simple_system/README.md

Run hello-world

fusesoc --cores-root=. run --target=sim --setup --build  lowrisc:ibex:ibex_simple_system $(util/ibex_config.py small fusesoc_opts)
make -C examples/sw/simple_system/hello_test
./build/lowrisc_ibex_ibex_simple_system_0/sim-verilator/Vibex_simple_system -t --meminit=ram,./examples/sw/simple_system/hello_test/hello_test.elf

Result

Tracing enabled.
Writing simulation traces to sim.fst
TOP.ibex_simple_system.u_top.u_ibex_tracer.unnamedblk2.unnamedblk3: Writing execution trace to trace_core_00000000.log
Terminating simulation by software request.
- ../src/lowrisc_ibex_sim_shared_0/./rtl/sim/simulator_ctrl.sv:93: Verilog $finish
Received $finish() from Verilog, shutting down simulation.

Simulation statistics
=====================
Executed cycles:  13144
Wallclock time:   0.048 s
Simulation speed: 273833 cycles/s (273.833 kHz)
Trace file size:  517730 B

You can view the simulation traces by calling
$ gtkwave sim.fst

Performance Counters
====================
Cycles:               476
Instructions Retired: 261

Ibex RISC-V Core

Ibex is a production-quality open source 32-bit RISC-V CPU core written in SystemVerilog. The CPU core is heavily parametrizable and well suited for embedded control applications. Ibex is being extensively verified and has seen multiple tape-outs. Ibex supports the Integer (I) or Embedded (E), Integer Multiplication and Division (M), Compressed (C), and B (Bit Manipulation) extensions.

Ibex was initially developed as part of the PULP platform under the name "Zero-riscy", and has been contributed to lowRISC who maintains it and develops it further. It is under active development.

Configuration

Ibex offers several configuration parameters to meet the needs of various application scenarios. The options include different choices for the architecture of the multiplier unit, as well as a range of performance and security features. The table below indicates performance, area and verification status for a few selected configurations. These are configurations on which lowRISC is focusing for performance evaluation and design verification (see supported configs).

Config "micro" "small" "maxperf" "maxperf-pmp-bmfull"
Features RV32EC RV32IMC, 3 cycle mult RV32IMC, 1 cycle mult, Branch target ALU, Writeback stage RV32IMCB, 1 cycle mult, Branch target ALU, Writeback stage, 16 PMP regions
Performance (CoreMark/MHz) 0.904 2.47 3.13 3.13
Area - Yosys (kGE) 16.85 26.60 32.48 66.02
Area - Commercial (estimated kGE) ~15 ~24 ~30 ~61
Verification status Red Green Green Green

Notes:

  • Performance numbers are based on CoreMark running on the Ibex Simple System platform. Note that different ISAs (use of B and C extensions) give the best results for different configurations. See the Benchmarks README for more information.
  • Yosys synthesis area numbers are based on the Ibex basic synthesis flow using the latch-based register file.
  • Commercial synthesis area numbers are a rough estimate of what might be achievable with a commercial synthesis flow and technology library.
  • For comparison, the original "Zero-riscy" core yields an area of 23.14kGE using our Yosys synthesis flow.
  • Verification status is a rough guide to the overall maturity of a particular configuration. Green indicates that verification is close to complete. Amber indicates that some verification has been performed, but the configuration is still experimental. Red indicates a configuration with minimal/no verification. Users must make their own assessment of verification readiness for any tapeout.
  • v.1.0.0 of the RISC-V Bit-Manipulation Extension is supported as well as the remaining sub-extensions of draft v.0.93 of the bitmanip spec. The latter are not ratified and there may be changes before ratification. See Standards Compliance in the Ibex documentation for more information.

Documentation

The Ibex user manual can be read online at ReadTheDocs. It is also contained in the doc folder of this repository.

Examples

The Ibex repository includes Simple System. This is an intentionally simple integration of Ibex with a basic system that targets simulation. It is intended to provide an easy way to get bare metal binaries running on Ibex in simulation.

A more complete example can be found in the Ibex Demo System repository. In particular it includes a integration of the PULP RISC-V debug module. It targets the Arty A7 FPGA board from Digilent and supports debugging via OpenOCD and GDB over USB (no external JTAG probe required). The Ibex Demo System is maintained by lowRISC but is not an official part of Ibex.

Contributing

We highly appreciate community contributions. To ease our work of reviewing your contributions, please:

  • Create your own branch to commit your changes and then open a Pull Request.
  • Split large contributions into smaller commits addressing individual changes or bug fixes. Do not mix unrelated changes into the same commit!
  • Write meaningful commit messages. For more information, please check out the contribution guide.
  • If asked to modify your changes, do fixup your commits and rebase your branch to maintain a clean history.

When contributing SystemVerilog source code, please try to be consistent and adhere to our Verilog coding style guide.

When contributing C or C++ source code, please try to adhere to the OpenTitan C++ coding style guide. All C and C++ code should be formatted with clang-format before committing. Either run clang-format -i filename.cc or git clang-format on added files.

To get started, please check out the "Good First Issue" list.

Issues and Troubleshooting

If you find any problems or issues with Ibex or the documentation, please check out the issue tracker and create a new issue if your problem is not yet tracked.

Questions?

Do not hesitate to contact us, e.g., on our public Ibex channel on Zulip!

License

Unless otherwise noted, everything in this repository is covered by the Apache License, Version 2.0 (see LICENSE for full text).

Credits

Many people have contributed to Ibex through the years. Please have a look at the credits file and the commit history for more information.