cva6/verif
Jalali e4a8ffb1f6
Some checks are pending
bender-up-to-date / bender-up-to-date (push) Waiting to run
ci / build-riscv-tests (push) Waiting to run
ci / execute-riscv64-tests (push) Blocked by required conditions
ci / execute-riscv32-tests (push) Blocked by required conditions
Code coverage : exclude second instanciation (#2925)
of instr_scan and cva6_fifo_v3

Signed-off-by: Ayoub Jalali <ayoub.jalali@external.thalesgroup.com>
2025-04-14 14:30:24 +02:00
..
bsp move files to a verif directory 2023-09-07 09:50:50 +02:00
core-v-verif@b7a496781c Update RS3 RType and CUS_CADD instructions to respect to CVXIF instruction. Fix forwardings issues. (#2902) 2025-04-07 12:30:30 +02:00
docs dvplan_csr-access.md: remove file in VerifPlans/csr_access (#2739) 2025-01-24 13:56:24 +01:00
env Update RS3 RType and CUS_CADD instructions to respect to CVXIF instruction. Fix forwardings issues. (#2902) 2025-04-07 12:30:30 +02:00
regress FIx uvm seed for regression tests (light tests) (#2828) 2025-03-14 22:43:12 +01:00
sim Code coverage : exclude second instanciation (#2925) 2025-04-14 14:30:24 +02:00
tb Verif: don't bind obi_amo_if if atomic extension not supported (#2896) 2025-04-02 11:58:38 +02:00
tests UVM TB : add constraint on obi delays (#2812) 2025-03-06 13:19:38 +01:00
.gitignore Convert DV into a submodule (#1591) 2023-11-03 11:20:08 +01:00
README.md Remove duplicate and out of date infos on verif readme (#2338) 2024-07-09 16:48:37 +02:00

CVA6: Verification Environment for the CVA6 CORE-V processor core

Directories:

  • bsp: board support package for test-programs compiled/assembled/linked for the CVA6. This BSP is used by both core testbench and uvmt_cva6 UVM verification environment.
  • regress: scripts to install tools, test suites, CVA6 code and to execute tests
  • sim: simulation environment (e.g. riscv-dv)
  • tb: testbench module instancing the core
  • tests: source of test cases and test lists

There are README files in each directory with additional information.

Verification plan

Verification plan is available only for vcs tool and located in sim/cva6.hvp, it's used within a modifier to filter out only needed features. Example sim/modifier_embedded.hvp for embedded config.

To generate the coverage database user should run at least a test or regression with coverage enabled by setting:

  • export cov=1

To view or edit verification plan use command:

  • cd sim
  • verdi -cov -covdir vcs_results/default/vcs.d/simv.vdb -plan cva6.hvp -mod modifier_embedded.hvp

To generate verification plan report in html format use command:

  • cd sim
  • urg -hvp_proj cva6_embedded -group instcov_for_score -hvp_attributes description -dir vcs_results/default/vcs.d/simv.vdb -plan cva6.hvp -mod modifier_embedded.hvp

Environment variables

Other environment variables can be set to overload default values provided in the different scripts.

The default values are:

  • DV_TARGET: cv64a6_imafdc_sv39
  • DV_SIMULATORS: veri-testharness,spike
  • DV_TESTLISTS: ../tests/testlist_riscv-tests-$DV_TARGET-p.yaml ../tests/testlist_riscv-tests-$DV_TARGET-v.yaml
  • DV_OPTS: no default value