cva6/verif
Valentin Thomazic 75bc12d01b
Some checks are pending
bender-up-to-date / bender-up-to-date (push) Waiting to run
ci / build-riscv-tests (push) Waiting to run
ci / execute-riscv64-tests (push) Blocked by required conditions
ci / execute-riscv32-tests (push) Blocked by required conditions
ci: fix pmp tests (#2851)
Run PMP tests on cv32a65x since PMP has been disabled on cv32a60x by #2848
2025-03-20 17:43:56 +01:00
..
bsp move files to a verif directory 2023-09-07 09:50:50 +02:00
core-v-verif@60e57248c4 Bump verif/core-v-verif from 19b5a3f to 60e5724 (#2724) 2025-01-22 09:11:11 +01:00
docs PMP Verif Plan and tests (#2648) 2025-03-12 13:17:40 +01:00
env Adding a new configuration file for cv64a60ax and dv target RV64IMAFDC (#2761) 2025-02-28 07:55:13 +01:00
regress ci: fix pmp tests (#2851) 2025-03-20 17:43:56 +01:00
sim Bump verif/sim/dv from f0c570d to 7e54b67 (#2763) 2025-02-11 10:48:31 +01:00
tb Update ID stage to support ZCMP, ZCMT and CVXIF with Superscalar (#2756) 2025-02-03 13:40:02 +01:00
tests ci: fix pmp tests (#2851) 2025-03-20 17:43:56 +01:00
.gitignore Convert DV into a submodule (#1591) 2023-11-03 11:20:08 +01:00
README.md Remove duplicate and out of date infos on verif readme (#2338) 2024-07-09 16:48:37 +02:00

CVA6: Verification Environment for the CVA6 CORE-V processor core

Directories:

  • bsp: board support package for test-programs compiled/assembled/linked for the CVA6. This BSP is used by both core testbench and uvmt_cva6 UVM verification environment.
  • regress: scripts to install tools, test suites, CVA6 code and to execute tests
  • sim: simulation environment (e.g. riscv-dv)
  • tb: testbench module instancing the core
  • tests: source of test cases and test lists

There are README files in each directory with additional information.

Verification plan

Verification plan is available only for vcs tool and located in sim/cva6.hvp, it's used within a modifier to filter out only needed features. Example sim/modifier_embedded.hvp for embedded config.

To generate the coverage database user should run at least a test or regression with coverage enabled by setting:

  • export cov=1

To view or edit verification plan use command:

  • cd sim
  • verdi -cov -covdir vcs_results/default/vcs.d/simv.vdb -plan cva6.hvp -mod modifier_embedded.hvp

To generate verification plan report in html format use command:

  • cd sim
  • urg -hvp_proj cva6_embedded -group instcov_for_score -hvp_attributes description -dir vcs_results/default/vcs.d/simv.vdb -plan cva6.hvp -mod modifier_embedded.hvp

Environment variables

Other environment variables can be set to overload default values provided in the different scripts.

The default values are:

  • DV_TARGET: cv64a6_imafdc_sv39
  • DV_SIMULATORS: veri-testharness,spike
  • DV_TESTLISTS: ../tests/testlist_riscv-tests-$DV_TARGET-p.yaml ../tests/testlist_riscv-tests-$DV_TARGET-v.yaml
  • DV_OPTS: no default value