The CORE-V CVE2 is a small 32 bit RISC-V CPU core (RV32IMC/EMC) with a two stage pipeline, based on the original zero-riscy work from ETH Zurich and Ibex work from lowRISC.
Find a file
Bert Pieters 632ebcfe86 [ibex/dv] add Questa support
Signed-off-by: Bert Pieters <bert.pieters@gmail.com>
2020-06-15 11:06:21 +01:00
ci [ci] Fix multi-config CI 2020-04-14 15:08:00 +01:00
doc [doc] Clarify fetch_enable_i meaning 2020-06-10 14:44:24 +01:00
dv [ibex/dv] add Questa support 2020-06-15 11:06:21 +01:00
examples Spelling fix: seperate -> separate 2020-06-05 11:37:37 +01:00
formal [syn] Update path to prim_assert 2020-06-08 11:20:09 +01:00
lint Use vendored-in primitives from OpenTitan 2020-05-27 10:23:15 +01:00
rtl [rtl] Simplify I$ ECC error handling 2020-06-12 14:04:30 +01:00
shared Use vendored-in primitives from OpenTitan 2020-05-27 10:23:15 +01:00
syn [syn] Update path to prim_assert 2020-06-08 11:20:09 +01:00
util [ibex/dv] add Questa support 2020-06-15 11:06:21 +01:00
vendor Update lowrisc_ip to lowRISC/opentitan@c91b50f3 2020-06-12 16:15:11 +01:00
.clang-format Add lowRISC standard clang-format file 2019-09-11 12:00:49 +01:00
.gitignore Add '.gitignore' entry for file generated by Xcelium 2020-05-26 19:57:54 +01:00
azure-pipelines.yml [CI] Install wheel for easier package installation 2020-05-27 10:23:15 +01:00
check_tool_requirements.core Use vendored-in primitives from OpenTitan 2020-05-27 10:23:15 +01:00
CONTRIBUTING.md Fix vim setting suggestion 2019-06-19 14:39:41 +02:00
CREDITS.md Add Greg Chadwick to CREDITS.md 2019-10-17 11:07:05 +01:00
ibex_configs.yaml [configs] Add a maxperf config 2020-06-12 11:15:22 +01:00
ibex_core.core [rtl] Rewrite perf counters to be Yosys compatible 2020-06-08 11:20:09 +01:00
ibex_core_tracing.core Spelling fix: seperate -> separate 2020-06-05 11:37:37 +01:00
ibex_icache.core [prim] Split out primitives used by icache 2020-05-04 17:19:58 +01:00
ibex_pkg.core Factor out ibex_pkg.sv into a separate core file 2020-03-27 10:44:09 +00:00
ibex_tracer.core Factor out ibex_pkg.sv into a separate core file 2020-03-27 10:44:09 +00:00
LICENSE Convert from Solderpad to standard Apache 2.0 license 2019-04-26 15:05:17 +01:00
Makefile [cfg] Add PMP parameters to ibex_config.yaml 2020-05-15 09:03:04 +01:00
python-requirements.txt Add missing dependency on python3-bitstring to python-requirements 2020-06-08 16:45:29 +01:00
README.md [doc] Add top-level status table 2020-06-12 11:15:22 +01:00
src_files.yml Update src_files.yml 2020-04-23 15:44:56 +02:00
tool_requirements.py Teach check_tool_requirements to check for edalize versions 2020-04-16 09:38:38 +01:00

Build Status

Ibex RISC-V Core

Ibex is a small and efficient, 32-bit, in-order RISC-V core with a 2-stage pipeline that implements the RV32IMC instruction set architecture.

This core was initially developed as part of the PULP platform under the name "Zero-riscy" [1], and has been contributed to lowRISC who maintains it and develops it further. It is under active development, with further code cleanups, feature additions, and test and verification planned for the future.

Configuration

Ibex offers several configuration parameters to meet the needs of various application scenarios. The options include different choices for the architecture of the multiplier unit, as well as a range of performance and security features. The table below indicates performance, area and verification status for a few selected configurations. These are configurations on which lowRISC is focusing for performance evaluation and design verification (see supported configs).

Config "small" "maxperf" "maxperf-pmp-bm"
Features RV32IMC, 3 cycle mult RV32IMC, 1 cycle mult, Branch target ALU, Writeback stage RV32IMCB, 1 cycle mult, Branch target ALU, Writeback stage, 16 PMP regions
Performance (Coremark/MHz) 2.44 3.09 3.09
Area - Yosys (kGE) 33.15 39.03 63.32
Area - Commercial (estimated kGE) ~27 ~31 ~50
Verification status Green Amber Amber

Notes:

  • Performance numbers are based on Cormark running on the Ibex Simple System platform. Note that Coremark was compiled without support for the B extension.
  • Yosys synthesis area numbers are based on the Ibex basic synthesis flow.
  • Commercial synthesis area numbers are a rough estimate of what might be achievable with a commercial synthesis flow and technology library.
  • Verification status is a rough guide to the overall maturity of a particular configuration. Green indicates that verification is close to complete. Amber indicates that some verification has been performed, but the configuration is still experimental. Red indicates a new configuration with minimal/no verification. Users must make their own assessment of verification readiness for any tapeout.

Documentation

The Ibex user manual can be read online at ReadTheDocs. It is also contained in the doc folder of this repository.

Contributing

We highly appreciate community contributions. To ease our work of reviewing your contributions, please:

  • Create your own branch to commit your changes and then open a Pull Request.
  • Split large contributions into smaller commits addressing individual changes or bug fixes. Do not mix unrelated changes into the same commit!
  • Write meaningful commit messages. For more information, please check out the contribution guide.
  • If asked to modify your changes, do fixup your commits and rebase your branch to maintain a clean history.

When contributing SystemVerilog source code, please try to be consistent and adhere to our Verilog coding style guide.

When contributing C or C++ source code, please try to adhere to the OpenTitan C++ coding style guide. All C and C++ code should be formatted with clang-format before committing. Either run clang-format -i filename.cc or git clang-format on added files.

To get started, please check out the "Good First Issue" list.

Issues and Troubleshooting

If you find any problems or issues with Ibex or the documentation, please check out the issue tracker and create a new issue if your problem is not yet tracked.

Questions?

Do not hesitate to contact us, e.g., on our public Ibex channel on Zulip!

License

Unless otherwise noted, everything in this repository is covered by the Apache License, Version 2.0 (see LICENSE for full text).

Credits

Many people have contributed to Ibex through the years. Please have a look at the credits file and the commit history for more information.

References

  1. Schiavone, Pasquale Davide, et al. "Slow and steady wins the race? A comparison of ultra-low-power RISC-V cores for Internet-of-Things applications." 27th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS 2017)