🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
Updated 2025-04-07 16:43:46 -04:00
The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
Updated 2025-04-07 14:50:00 -04:00
SERV - The SErial RISC-V CPU
Updated 2025-03-18 08:42:47 -04:00
A FPGA friendly 32 bit RISC-V CPU implementation
Updated 2025-02-14 03:46:50 -05:00
HARV - HArdened Risc-V
Updated 2022-03-10 13:29:46 -05:00
Basic RISC-V CPU implementation in VHDL.
Updated 2020-09-11 19:23:50 -04:00